# LF442 Dual Low Power JFET Input Operational Amplifier

### **General Description**

The LF442 dual low power operational amplifiers provide many of the same AC characteristics as the industry standard LM1458 while greatly improving the DC characteristics of the LM1458. The amplifiers have the same bandwidth, slew rate, and gain (10 k $\Omega$  load) as the LM1458 and only draw one tenth the supply current of the LM1458. In addition the well matched high voltage JFET input devices of the LF442 reduce the input bias and offset currents by a factor of 10,000 over the LM1458. A combination of careful layout design and internal trimming guarantees very low input offset voltage and voltage drift. The LF442 also has a very low equivalent input noise voltage for a low power amplifier.

The LF442 is pin compatible with the LM1458 allowing an immediate 10 times reduction in power drain in many applications. The LF442 should be used where low power dissipation and good electrical characteristics are the major considerations.

### **Features**

| ■ 1/10 supply current of a LM1458         | 400 μA (max)            |
|-------------------------------------------|-------------------------|
| ■ Low input bias current                  | 50 pA (max)             |
| ■ Low input offset voltage                | 1 mV (max)              |
| ■ Low input offset voltage drift          | 10 μV/°C (max)          |
| ■ High gain bandwidth                     | 1 MHz                   |
| ■ High slew rate                          | 1 V/μs                  |
| ■ Low noise voltage for low power         | 35 nV/√Hz               |
| ■ Low input noise current                 | 0.01 pA/√ <del>Hz</del> |
| ■ High input impedance                    | $10^{12}\Omega$         |
| ■ High gain $V_O = \pm 10V$ . $R_I = 10k$ | 50k (min)               |

# **Typical Connection**

# V<sub>CC</sub>

# **Ordering Information**

### LF442XYZ

- X indicates electrical grade
- Y indicates temperature range
  "M" for military
  "C" for commercial
- **Z** indicates package type "H" or "N"

# **Connection Diagrams**



TL/H/9155-2

### Note: Pin 4 connected to case

### Order Number LF442AMH or LF442MH/883 See NS Package Number H08A

**Top View** 

# Simplified Schematic



TI /H/9155-1

> Order Number LF442ACN or LF442CN See NS Package Number N08E

BI-FET IITM is a trademark of National Semiconductor Corporation

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 9)

|                                 | LF442A    | LF442        |
|---------------------------------|-----------|--------------|
| Supply Voltage                  | $\pm22V$  | $\pm$ 18 $V$ |
| Differential Input Voltage      | $\pm 38V$ | $\pm30V$     |
| Input Voltage Range<br>(Note 1) | ±19V      | ±15V         |
|                                 |           | <b>_</b>     |

Output Short Circuit Continuous Continuous

Duration (Note 2)

H Package N Package 115°C T<sub>i</sub> max 150°C  $\theta_{\mathsf{JA}}$  (Typical) (Note 3) 65°C/W 114°C/W 165°C/W (Note 4) 152°C/W 21°C/W  $\theta_{\text{JC}}$  (Typical) Operating Temperature (Note 4) (Note 4) Range

Storage  $-65^{\circ}\text{C} \le \text{T}_{\text{A}} \le 150^{\circ}\text{C} - 65^{\circ}\text{C} \le \text{T}_{\text{A}} \le 150^{\circ}\text{C}$ 

Temperature Range

Lead Temperature 260°C 260°C

(Soldering, 10 sec.)

ESD Tolerance Rating to be determined

# **DC Electrical Characteristics** (Note 6)

| Symbol                                                     | Parameter                             | Conditions _                                            |                                                        | LF442A |                  |     | LF442 |                  |      | Units  |
|------------------------------------------------------------|---------------------------------------|---------------------------------------------------------|--------------------------------------------------------|--------|------------------|-----|-------|------------------|------|--------|
|                                                            |                                       |                                                         |                                                        | Min    | Тур              | Max | Min   | Тур              | Max  | Units  |
| V <sub>OS</sub>                                            | Input Offset Voltage                  | $R_S = 10 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$    |                                                        |        | 0.5              | 1.0 |       | 1.0              | 5.0  | mV     |
|                                                            |                                       | Over Temperatur                                         | е                                                      |        |                  |     |       |                  | 7.5  | mV     |
| $\Delta V_{OS}/\Delta T$                                   | Average TC of Input<br>Offset Voltage | $R_S = 10 \text{ k}\Omega$                              |                                                        |        | 7                | 10  |       | 7                |      | μV/°C  |
| Ios                                                        | Input Offset Current                  | $V_S = \pm 15V$                                         | $T_j = 25^{\circ}C$                                    |        | 5                | 25  |       | 5                | 50   | pA     |
| Vos  ΔVos/ΔT  Ios  IB  R <sub>IN</sub> Avol  Vo  VCM  CMRR |                                       | (Notes 6 and 7)                                         | $T_j = 70$ °C                                          |        |                  | 1.5 |       |                  | 1.5  | nA     |
|                                                            |                                       |                                                         | T <sub>j</sub> = 125°C                                 |        |                  | 10  |       |                  |      | nA     |
| I <sub>B</sub>                                             | Input Bias Current                    | $V_S = \pm 15V$                                         | $T_j = 25^{\circ}C$                                    |        | 10               | 50  |       | 10               | 100  | pA     |
| _                                                          |                                       | (Notes 6 and 7)                                         | $T_j = 70^{\circ}C$                                    |        |                  | 3   |       |                  | 3    | nA     |
|                                                            |                                       |                                                         | T <sub>j</sub> = 125°C                                 |        |                  | 20  |       |                  |      | nA     |
| R <sub>IN</sub>                                            | Input Resistance                      | T <sub>i</sub> = 25°C                                   |                                                        |        | 10 <sup>12</sup> |     |       | 10 <sup>12</sup> |      | Ω      |
| A <sub>VOL</sub>                                           | 1                                     | $V_S = \pm 15V, V_O$<br>$R_L = 10 \text{ k}\Omega, T_A$ | ,                                                      | 50     | 200              |     | 25    | 200              |      | V/mV   |
|                                                            |                                       | Over Temperatur                                         | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 200    |                  | 15  | 200   |                  | V/mV |        |
| Vo                                                         | Output Voltage Swing                  | $V_S = \pm 15V, R_L$                                    | = 10 kΩ                                                | ±12    | ±13              |     | ±12   | ±13              |      | V      |
| V <sub>CM</sub>                                            | Input Common-Mode<br>Voltage Range    |                                                         |                                                        | ±16    | + 18<br>- 17     |     | ±11   | +14<br>-12       |      | V<br>V |
| CMRR                                                       | Common-Mode<br>Rejection Ratio        | $R_S \le 10 \text{ k}\Omega$                            |                                                        | 80     | 100              |     | 70    | 95               |      | dB     |
| PSRR                                                       | Supply Voltage<br>Rejection Ratio     | (Note 8)                                                |                                                        | 80     | 100              |     | 70    | 90               |      | dB     |
| Is                                                         | Supply Current                        |                                                         |                                                        |        | 300              | 400 |       | 400              | 500  | μΑ     |

# **AC Electrical Characteristics** (Note 6)

| Symbol         | Parameter                         | Conditions                                             | LF442A |      |     | LF442 |      |     | Units  |
|----------------|-----------------------------------|--------------------------------------------------------|--------|------|-----|-------|------|-----|--------|
|                |                                   |                                                        | Min    | Тур  | Max | Min   | Тур  | Max |        |
|                | Amplifier to Amplifier Coupling   | $T_A = 25$ °C, f = 1 Hz-20 kHz (Input Referred)        |        | -120 |     |       | -120 |     | dB     |
| SR             | Slew Rate                         | $V_S = \pm 15V, T_A = 25^{\circ}C$                     | 0.8    | 1    |     | 0.6   | 1    |     | V/μs   |
| GBW            | Gain-Bandwidth Product            | $V_S = \pm 15V, T_A = 25^{\circ}C$                     | 0.8    | 1    |     | 0.6   | 1    |     | MHz    |
| e <sub>n</sub> | Equivalent Input Noise<br>Voltage | $T_A = 25$ °C, $R_S = 100\Omega$ , $f = 1 \text{ kHz}$ |        | 35   |     |       | 35   |     | nV/√Hz |
| i <sub>n</sub> | Equivalent Input Noise<br>Current | $T_A = 25$ °C, $f = 1$ kHz                             |        | 0.01 |     |       | 0.01 |     | pA/√Hz |

Note 1: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.

Note 2: Any of the amplifier outputs can be shorted to ground indefinitely, however, more than one should not be simultaneously shorted as the maximum junction temperature will be exceeded.

Note 3: The value given is in 400 linear feet/min air flow.

Note 4: The value given is in static air.

Note 5: These devices are available in both the commercial temperature range  $0^{\circ}\text{C} \le T_{\text{A}} \le 70^{\circ}\text{C}$  and the military temperature range  $-55^{\circ}\text{C} \le T_{\text{A}} \le 125^{\circ}\text{C}$ . The temperature range is designated by the position just before the package type in the device number. A "C" indicates the commercial temperature range and an "M" indicates the military temperature range. The military temperature range is available in "H" package only.

Note 6: Unless otherwise specified, the specifications apply over the full temperature range and for  $V_S = \pm 20V$  for the LF442A and for  $V_S = \pm 15V$  for the LF442.  $V_{OS}$ ,  $I_B$ , and  $I_{OS}$  are measured at  $V_{CM} = 0$ .

Note 7: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature,  $T_j$ . Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation,  $P_D$ .  $T_j = T_A + \theta_{jA}P_D$  where  $\theta_{jA}$  is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum.

Note 8: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice from  $\pm$  15V to  $\pm$ 5V for the LF442 and  $\pm$ 20V to  $\pm$ 5V for the LF442A.

Note 9: Refer to RETS442X for LF442MH military specifications.

# **Typical Performance Characteristics**



















TL/H/9155-5





# **Application Hints**

This device is a dual low power op amp with internally trimmed input offset voltages and JFET input devices (BI-FET II). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will force the output to a high state, potentially causing a reversal of phase to the output. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

The amplifiers will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur.

Each amplifier is individually biased to allow normal circuit operation with power supplies of  $\pm 3.0 \text{V}.$  Supply voltages less than these may degrade the common-mode rejection and restrict the output voltage swing.

The amplifiers will drive a 10  $k\Omega$  load resistance to  $\pm~10V$  over the full temperature range.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequenty there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.

### **Typical Applications**

### **Battery Powered Strip Chart Preamplifier**



TL/H/9155-11

# **Typical Applications** (Continued)

### "No FET" Low Power $V \rightarrow F$ Converter



Trim 1M pot for 1 kHz full-scale output 15 mW power drain No integrator reset FET required Mount D1 and D2 in close proximity 1% linearity to 1 kHz

TL/H/9155-12

### **High Efficiency Crystal Oven Controller**

- $\bullet~\mathsf{T}_{control}\,=\,75^{\circ}\mathsf{C}$
- A1's output represents the amplified difference between the LM335 temperature sensor and the crystal oven's temperature
- A2, a free running duty cycle modulator, drives the LM395 to complete a servo loop
- Switched mode operation yields high efficiency
- 1% metal film resistor



# **Conventional Log Amplifier**



TL/H/9155-14

$$E_{OUT} = -\left[\log 10 \left(\frac{E_{IN}}{R_{IN}}\right) + 5\right]$$

 $R_{T} = Tel \ Labs \ type \ Q81$ 

Trim 5k for 10  $\mu$ A through the 5k-120k combination

\*1% film resistor

# Typical Applications (Continued)

## **Unconventional Log Amplifier**

Q1, Q2, Q3 are included on LM389 amplifier chip which is temperature-stabilized by the LM389 and Q2-Q3, which act as a heater-sensor pair.

Q1, the logging transistor, is thus im-



# **Detailed Schematic**







# Physical Dimensions inches (millimeters) (Continued)



Molded Dual-In-Line Package (N) Order Number LF442ACN or LF442CN NS Package Number N08E

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 35 Italiano Tel: (+49) 0-180-534 16 80

National Semiconductor Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408